CMOS比較器
出處:46621295 發(fā)布于:2007-04-29 10:02:06
High speed comparator design used was taken from [6] and adapted to meet the required speed and accuracy. Figure 2.7 shows the final design schematics of the clocked voltage comparator used. The design consists of pre-amplification stage followed by a decision making stage. The output is latched during the Latch. After the comparison is made a digital level outputs are produced. M0 and M1 transistors sense the change at the input and accordingly activate M8, M11 and M9, M10 current mirror pairs. Depending on the difference in the input signals, one of the transistor pairs will be turned on and other will be turned off. These transistors are part of the pre-amplification stage. Depending on the decision of the pre-amplification stage, M4 and M5 transistor configuration of the decision making stage will accordingly turn on/off to determine comparator’s digital output. M7, M19 and M6, M20 are inverter pairs which will buffer the output and restore the full logic levels. NMOS transistor of the inverter pairs (M7 and M6) are sized to be larger than the PMOS transistors because it took longer for the digital output to settle to level low than high. To avoid this problem NMOS transistors were increased to gain on speed. Also, this particular design has pre-charged output that will erase memory from the previous comparison. Whenever comparator is not active the output is pulled high. This allows PMOS transistors M19 and M20 to be minimum sized because if the comparator’s decision is logic high the output has already been pre-charged. Transistors M12, M13 and M14 pre-charge the output to logic high during the comparator’s off time. M16 and M17 transistors function is to turn the decision making stage off during comparator’s off time. For example: During Latch, if Vin+ of the comparator input is higher than Vin- than M8,M11 pair will turn on and M9, M10 pair will turn off. This will turn M4 and M7 on and M5 and M6 off. M6 being off will active M20 and the output will be a logic high, which it should when Vin+ is greater than Vin-.
Current comparator design can have a signal and its compliment as outputs. Comparator implemented does not supply as an output a compliment of the signal. Instead the compliment signal is obtained through the inversion of the comparator output. Inverter is part of the sub-DAC block. This was done to avoid any indecisive comparator outputs. Four inverters whose sizes showed to be crucial in determining the speed of the converter were M10 and M11 of the pre-amplification stage and M4 and M5 the decision making stage. These inverters were optimized to meet the speed and accuracy needed. Simulation results for the voltage comparator are discussed later on.
版權(quán)與免責(zé)聲明
凡本網(wǎng)注明“出處:維庫電子市場網(wǎng)”的所有作品,版權(quán)均屬于維庫電子市場網(wǎng),轉(zhuǎn)載請必須注明維庫電子市場網(wǎng),http://www.hbjingang.com,違反者本網(wǎng)將追究相關(guān)法律責(zé)任。
本網(wǎng)轉(zhuǎn)載并注明自其它出處的作品,目的在于傳遞更多信息,并不代表本網(wǎng)贊同其觀點(diǎn)或證實(shí)其內(nèi)容的真實(shí)性,不承擔(dān)此類作品侵權(quán)行為的直接責(zé)任及連帶責(zé)任。其他媒體、網(wǎng)站或個(gè)人從本網(wǎng)轉(zhuǎn)載時(shí),必須保留本網(wǎng)注明的作品出處,并自負(fù)版權(quán)等法律責(zé)任。
如涉及作品內(nèi)容、版權(quán)等問題,請?jiān)谧髌钒l(fā)表之日起一周內(nèi)與本網(wǎng)聯(lián)系,否則視為放棄相關(guān)權(quán)利。
- 什么是氫氧燃料電池,氫氧燃料電池的知識介紹2025/8/29 16:58:56
- SQL核心知識點(diǎn)總結(jié)2025/8/11 16:51:36
- 等電位端子箱是什么_等電位端子箱的作用2025/8/1 11:36:41
- 基于PID控制和重復(fù)控制的復(fù)合控制策略2025/7/29 16:58:24
- 什么是樹莓派?一文快速了解樹莓派基礎(chǔ)知識2025/6/18 16:30:52
- PCB焊盤與過孔設(shè)計(jì)核心實(shí)操規(guī)范(含可焊性與可靠性保障)
- 汽車電子常用電子元器件選型指南
- MOSFET驅(qū)動(dòng)與隔離方案設(shè)計(jì)
- 高溫環(huán)境下電源IC選型建議
- 安防監(jiān)控設(shè)備連接器應(yīng)用分析
- 高速PCB信號完整性(SI)設(shè)計(jì)核心實(shí)操規(guī)范
- 鎖相環(huán)(PLL)中的環(huán)路濾波器:參數(shù)計(jì)算與穩(wěn)定性分析
- MOSFET反向恢復(fù)特性對系統(tǒng)的影響
- 電源IC在惡劣環(huán)境中的防護(hù)設(shè)計(jì)
- 連接器耐腐蝕性能測試方法









